Synopsys, Inc. (Nasdaq: SNPS) today announced the Synopsys Design Platform fully supports TSMCâ€™s wafer-on-wafer (WoW) direct stacking and chip-on-wafer-on-substrate (CoWoSÂ®) advanced packaging technologies. The design platform enablement, combined with the 3D-IC reference flow, enables customer deployments for high-performance, high-connectivity multi-die technology in mobile computing, network communication, consumer, and automotive electronics applications.
The platform-wide Synopsys solution includes multi-die and interposer layout capture, physical floorplanning, and implementation, as well as parasitic extraction and timing analysis coupled with physical verification. Key products and features of the Synopsys Design Platform supporting TSMCâ€™s advanced WoW and CoWoS packaging technologies include:
- IC Compilerâ„˘ II place-and-route: Supports multi-die floorplanning and implementation, including interposer and 3D stack-die generation, TSV placement and connectivity assignment, orthogonal multi-layer, 45-degree single-layer, and interface inter-die block generation for inter-die extraction and checking
- StarRCâ„˘ extraction: Supports modeling of TSV and backside RDL metal extraction, silicon interposer extraction, and inter-die coupling capacitance extraction
- IC Validator: Supports full-system DRC and LVS verification, inter-die DRC, and LVS checking of inter-die interface
- PrimeTimeÂ® signoff analysis: Full-system static timing analysis, supports multi-die static timing analysis (STA)
“High-performance advanced 3D silicon fabrication and wafer stacking technologies require new EDA features and flows to support the corresponding increase in design and verification complexity,” said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. “We extend our collaboration with Synopsys to deliver design solutions for TSMCâ€™s CoWoS and WoW advanced packaging technologies. We look forward to our mutual customers benefiting from the enabled design solutions, boosting designer productivity and accelerating time-to-market.”
“Built through deep collaboration, the design solution and reference flow for TSMCâ€™s WoW and CoWoS chip integration solutions will enable our mutual customers to achieve optimal quality of results,” said Michael Jackson, corporate vice president of marketing and business development for Synopsysâ€™ Design Group. “The Synopsys Design Platform and methodologies will allow designers to confidently meet their schedules for cost-effective, high-performance, and low-power multi-die solutions.”
Synopsys jointly highlighted the advances and collaborations of TSMC 2.5D and 3D technologies in a paper titled “Onwards and Upwards: How Xilinx is Leveraging TSMCâ€™s Latest Integration and Packaging Technologies with Synopsysâ€™ Platform-wide Solution for Next-generation Designs” at the TSMC Open Innovation PlatformÂ® (OIP) Ecosystem Forum on October 3, 2018 in Santa Clara, California.